High optoelectronic performance of a local-back-gate ReS2/ReSe2 heterojunction phototransistor with hafnium oxide dielectric

Nanoscale ◽  
2021 ◽  
Author(s):  
Yu-Chun Li ◽  
Xiao-Xi Li ◽  
Guang Zeng ◽  
Yu-Chang Chen ◽  
Dingbo Chen ◽  
...  

A high optoelectronic performance ReS2/ReSe2 van der Waals (vdW) heterojunction phototransistor utilizing thin hafnium oxide (HfO2) as a local-back-gate dielectric layer was preparation and explored. The heterojunction-based phototransistor exhibits a...

2003 ◽  
Vol 765 ◽  
Author(s):  
S. Van Elshocht ◽  
R. Carter ◽  
M. Caymax ◽  
M. Claes ◽  
T. Conard ◽  
...  

AbstractBecause of aggressive downscaling to increase transistor performance, the physical thickness of the SiO2 gate dielectric is rapidly approaching the limit where it will only consist of a few atomic layers. As a consequence, this will result in very high leakage currents due to direct tunneling. To allow further scaling, materials with a k-value higher than SiO2 (“high-k materials”) are explored, such that the thickness of the dielectric can be increased without degrading performance.Based on our experimental results, we discuss the potential of MOCVD-deposited HfO2 to scale to (sub)-1-nm EOTs (Equivalent Oxide Thickness). A primary concern is the interfacial layer that is formed between the Si and the HfO2, during the MOCVD deposition process, for both H-passivated and SiO2-like starting surfaces. This interfacial layer will, because of its lower k-value, significantly contribute to the EOT and reduce the benefit of the high-k material. In addition, we have experienced serious issues integrating HfO2 with a polySi gate electrode at the top interface depending on the process conditions of polySi deposition and activation anneal used. Furthermore, we have determined, based on a thickness series, the k-value for HfO2 deposited at various temperatures and found that the k-value of the HfO2 depends upon the gate electrode deposited on top (polySi or TiN).Based on our observations, the combination of MOCVD HfO2 with a polySi gate electrode will not be able to scale below the 1-nm EOT marker. The use of a metal gate however, does show promise to scale down to very low EOT values.


2000 ◽  
Vol 21 (4) ◽  
pp. 181-183 ◽  
Author(s):  
Laegu Kang ◽  
Byoung Hun Lee ◽  
Wen-Jie Qi ◽  
Yongjoo Jeon ◽  
R. Nieh ◽  
...  

Polymers ◽  
2020 ◽  
Vol 12 (4) ◽  
pp. 826
Author(s):  
Bartosz Paruzel ◽  
Jiří Pfleger ◽  
Jiří Brus ◽  
Miroslav Menšík ◽  
Francesco Piana ◽  
...  

The paper contributes to the characterization and understanding the mutual interactions of the polar polymer gate dielectric and organic semiconductor in organic field effect transistors (OFETs). It has been shown on the example of cyanoethylated polyvinylalcohol (CEPVA), the high-k dielectric containing strong polar side groups, that the conditions during dielectric layer solidification can significantly affect the charge transport in the semiconductor layer. In contrast to the previous literature we attributed the reduced mobility to the broader distribution of the semiconductor density of states (DOS) due to a significant dipolar disorder in the dielectric layer. The combination of infrared (IR), solid-state nuclear magnetic resonance (NMR) and broadband dielectric (BDS) spectroscopy confirmed the presence of a rigid hydrogen bonds network in the CEPVA polymer. The formation of such network limits the dipolar disorder in the dielectric layer and leads to a significantly narrowed distribution of the density of states (DOS) and, hence, to the higher charge carrier mobility in the OFET active channel made of 6,13-bis(triisopropylsilylethynyl)pentacene. The low temperature drying process of CEPVA dielectric results in the decreased energy disorder of transport states in the adjacent semiconductor layer, which is then similar as in OFETs equipped with the much less polar poly(4-vinylphenol) (PVP). Breaking hydrogen bonds at temperatures around 50 °C results in the gradual disintegration of the stabilizing network and deterioration of the charge transport due to a broader distribution of DOS.


Nano Research ◽  
2015 ◽  
Vol 8 (10) ◽  
pp. 3421-3429 ◽  
Author(s):  
Nguyen Minh Triet ◽  
Tran Quang Trung ◽  
Nguyen Thi Dieu Hien ◽  
Saqib Siddiqui ◽  
Do-Il Kim ◽  
...  

MRS Advances ◽  
2018 ◽  
Vol 3 (49) ◽  
pp. 2931-2936
Author(s):  
G. Kitahara ◽  
K. Aoshima ◽  
J. Tsutsumi ◽  
H. Minemawari ◽  
S. Arai ◽  
...  

ABSTRACTRecently, an epoch-making printing technology called “SuPR-NaP (Surface Photo-Reactive Nanometal Printing)” that allows easy, high-speed, and large-area manufacturing of ultrafine silver wiring patterns has been developed. Here we demonstrate low-voltage operation of organic thin-film transistors (OTFTs) composed of printed source/drain electrodes that are produced by the SuPR-NaP technique. We utilize an ultrathin layer of perfluoropolymer, Cytop, that functions not only as a base layer for producing patterned reactive surface in the SuPR-NaP technique but also as an ultrathin gate dielectric layer of OTFTs. By the use of 22 nm-thick Cytop gate dielectric layer, we successfully operate polycrystalline pentacene OTFTs below 2 V with negligible hysteresis. We also observe the improvement of carrier injection by the surface modification of printed silver electrodes. We discuss that the SuPR-NaP technique allows the production of high-capacitance gate dielectric layers as well as high-resolution printed silver electrodes, which provides promising bases for producing practical active-matrix OTFT backplanes.


Sign in / Sign up

Export Citation Format

Share Document