Fault-tolerant architecture for Cache : Summaries, Assessments and Trends
2021 ◽
Vol 2113
(1)
◽
pp. 012068
Keyword(s):
Abstract Fault-tolerant design of cache is a key aspect of highly reliable processor design. In this paper, based on the key metrics in Cache architecture design: reliability, power consumption, latency and area, we divided the related research into two categories: one is to maximize reliability with guaranteed latency, power consumption and area, the other is to minimize latency, power consumption and area loss while ensuring fault tolerance reliability. Based on the classification, by analyzing different studies of Data and Tag in Cache, this paper gives the characteristics of these methods and the future development trend.
2020 ◽
Vol 10
(02)
◽
pp. 305-314
Keyword(s):
Keyword(s):
2014 ◽
Vol 587-589
◽
pp. 820-823
◽
Keyword(s):
Keyword(s):
2011 ◽
Vol 317-319
◽
pp. 58-61
Keyword(s):