A low-voltage current-mode instrumentation amplifier designed in a 0.18-micron CMOS technology

Author(s):  
E.L. Douglas ◽  
D.F. Lovely ◽  
D.M. Luke
Micromachines ◽  
2021 ◽  
Vol 12 (5) ◽  
pp. 551
Author(s):  
Zhongjian Bian ◽  
Xiaofeng Hong ◽  
Yanan Guo ◽  
Lirida Naviner ◽  
Wei Ge ◽  
...  

Spintronic based embedded magnetic random access memory (eMRAM) is becoming a foundry validated solution for the next-generation nonvolatile memory applications. The hybrid complementary metal-oxide-semiconductor (CMOS)/magnetic tunnel junction (MTJ) integration has been selected as a proper candidate for energy harvesting, area-constraint and energy-efficiency Internet of Things (IoT) systems-on-chips. Multi-VDD (low supply voltage) techniques were adopted to minimize energy dissipation in MRAM, at the cost of reduced writing/sensing speed and margin. Meanwhile, yield can be severely affected due to variations in process parameters. In this work, we conduct a thorough analysis of MRAM sensing margin and yield. We propose a current-mode sensing amplifier (CSA) named 1D high-sensing 1D margin, high 1D speed and 1D stability (HMSS-SA) with reconfigured reference path and pre-charge transistor. Process-voltage-temperature (PVT) aware analysis is performed based on an MTJ compact model and an industrial 28 nm CMOS technology, explicitly considering low-voltage (0.7 V), low tunneling magnetoresistance (TMR) (50%) and high temperature (85 °C) scenario as the worst sensing case. A case study takes a brief look at sensing circuits, which is applied to in-memory bit-wise computing. Simulation results indicate that the proposed high-sensing margin, high speed and stability sensing-sensing amplifier (HMSS-SA) achieves remarkable performance up to 2.5 GHz sensing frequency. At 0.65 V supply voltage, it can achieve 1 GHz operation frequency with only 0.3% failure rate.


2017 ◽  
Vol 24 (1) ◽  
pp. 79-89
Author(s):  
Bogdan Pankiewicz

Abstract In this paper a programmable input mode instrumentation amplifier (IA) utilising second generation, multiple output current conveyors and transmission gates is presented. Its main advantage is the ability to choose a voltage or current mode of inputs by setting the voltage of two configuration nodes. The presented IA is prepared as an integrated circuit block to be used alone or as a sub-block in a microcontroller or in a field programmable gate array (FPGA), which shall condition analogue signals to be next converted by an analogue-to-digital converter (ADC). IA is designed in AMS 0.35 µm CMOS technology and the power supply is 3.3 V; the power consumption is approximately 9.1 mW. A linear input range in the voltage mode reaches ± 1.68 V or ± 250 µA in current mode. A passband of the IA is above 11 MHz. The amplifier works in class A, so its current supply is almost constant and does not cause noise disturbing nearby working precision analogue circuits.


2014 ◽  
Vol 530-531 ◽  
pp. 217-220
Author(s):  
Hwang Cherng Chow ◽  
Bing Shiun Tang

In this paper, a high performance current-mode instrumentation amplifier has been proposed with low noise, low power and high CMRR features. The proposed design can adjust the gain with an external resistor for the processing of various biomedical signals. To reduce the noise of the amplifier, two design methods including PMOS input and lateral pnp BJT input have been implemented to improve the prior arts. To meet the single power supply need, a biomedical voltage level shifter is also proposed for low cost CMOS implementation. Based on the post-layout simulation results, the presented current-mode amplifier achieves high CMRR over 120 dB, power consumption of 61 uW at 1.8-V supply using standard 0.18-um CMOS technology.


2021 ◽  
Author(s):  
Tao Wang

Point-to-point parallel links are widly used in short-distance high-speed data communications. For these links, the design goal is not only to integrate a large number of I/Os in the systems, but also to increase the bit rate per I/O. The cost per I/O has to be kept low as performance improves. Voltage and timing error sources limit the performance of data links and affect its robustnest. These kinds of noise impose greater challenges in parallel data links, such as inter-signal timing skew and inter-signal cross-talk. The use of low-cost schemes, such as single-ended signaling, is effected signaficantly [sic] by the voltage and timging [sic] noise. Fully differential signaling schemes, two physical paths per signal channel, significantly increases the cost of system. Therefore, overcoming the voltage noise, keeping the cost low are two challenges in high-speed parallel links. In this thesis, we propose a new current-mode signaling scheme current-mode incremtnal [sic] signaling for high-speed parallel links. Also, the circuits of the receiver called current-integrating receiver are presented. To assess the effectiveness of the proposed signaling scheme, a 4-bit parallel link consisting of four bipolar current-mode drivers, five 10 cm microstrip lines with a FR4 substrate, and four proposed current-integrating receivers is implemented in UMC 0.13[micro]m, 1.2V CMOS technology and analyzed using SpectreRF from Cadence Design Systems with BSIM3V3 device models. Simulation results demonstrate that the proposed current-mode incremental signaling scheme and the current-integrating receiver are capable of transmitting parallel data at 2.5 Gbyte/s.


Author(s):  
Jetsdaporn Satansup ◽  
Worapong Tangsrirat

A circuit technique for designing a compact low-voltage current-mode multiplier/divider circuit in CMOS technology is presented.  It is based on the use of a compact current quadratic cell able to operate at low supply voltage.  The proposed circuit is designed and simulated for implementing in TSMC 0.25-m CMOS technology with a single supply voltage of 1.5 V.  Simulation results using PSPICE, accurately agreement with theoretical ones, have been provided, and also demonstrate a maximum linearity error of 1.5%, a THD less than 2% at 100 MHz, a total power consumption of 508 W, and -3dB small-signal frequency of about 245 MHz.


Author(s):  
Issa Sabiri ◽  
Hamid Bouyghf ◽  
Abdelhadi Raihani ◽  
Brahim Ouacha

Analog integrated circuits for biomedical applications require good performance. This paper presents an instrumentation amplifier (IA) design based on three complementary metal oxide semiconductor (CMOS) conveyors with an active resistor. This circuit offers the possibility to control the gain by voltage and current. We have designed the IA to minimize the parasitic resistance (Rx) with large bandwidth and high common mode rejection ratio (CMRR) using the artificial bee colony algorithm (ABC). The topology is simulated using 0.35µm CMOS technology parameters. The optimization problem is represented by an objective function that will be implemented using MATLAB script. The results were approved by the simulation using the advanced design system (ADS) tool. The simulation results were compared to the characteristics of some other instrumentation amplifiers exsisting in the literature. The circuit has a higher CMRR than other topologies.


Sign in / Sign up

Export Citation Format

Share Document