A novel damage-free high-k etch technique using neutral beam-assisted atomic layer etching (NBALE) for sub-32nm technology node low power metal gate/high-k dielectric CMOSFETs

Author(s):  
K.S. Min ◽  
C. Y. Kang ◽  
C. Park ◽  
C. S. Park ◽  
B. J. Park ◽  
...  
2013 ◽  
Vol 86 ◽  
pp. 75-78
Author(s):  
K.S. Min ◽  
C. Park ◽  
C.Y. Kang ◽  
C.S. Park ◽  
B.J. Park ◽  
...  

2009 ◽  
Vol 1159 ◽  
Author(s):  
Imran Hashim ◽  
Chi-I Lang ◽  
Hanhong Chen ◽  
Jinhong Tong ◽  
Monica Mathur ◽  
...  

AbstractWith materials innovation driving recent logic and memory scaling in the semiconductor industry, High-Productivity Combinatorial™ (HPC) technology can be a powerful tool for finding optimum materials solutions in a cost-effective and efficient manner. This paper will review unique HPC wet processing, physical vapor deposition (PVD), and atomic layer deposition (ALD) capabilities that were developed, enabling site-isolated testing of multiple conditions on a single 300mm wafer. These capabilities were utilized for exploration of new chalcogenide alloys for phase change memory, and for metal gate and high-K dielectric development for high-performance logic. Using an HPC PVD chamber, a workflow was developed in which up to 40 different precisely controlled GeSbTe alloy compositions can be deposited in discrete site-isolated areas on a single 300mm wafer and tested for electrical & material properties, using a custom in-situ high-throughput sheet-resistance measurement setup, to get very accurate measurements of the amorphous – crystalline transition temperature. We will review how resistivity as a function of temperature, crystallization temperature, final and intermediate (if any) crystalline phases were mapped for a section of the GeSbTe phase diagram, using only a few wafers. Another area where HPC can be very valuable is for finding optimum materials for high-k dielectrics and metal gates for high-performance logic transistors. Assessing the effective work-function (EWF) for a given high-k dielectric metal-gate stack for PFET and NFET transistors is a critical step for selecting the right materials before further integration. One way to obtain EWF is by using a terraced oxide wafer with different SiO2 thickness bands underneath the high-k dielectric. We report a HPC workflow using our wet, ALD & PVD capabilities, to quickly assess EWF for multiple different high-k dielectrics and metal gate stacks. This workflow starts with a HPC wet etch of thermal silicon oxide, creating different oxide thicknesses 1–10nm in select areas of the same substrate. This is followed by atomic layer deposition of a high-k dielectric film such as HfO2. Next, a metal e.g., TaN is deposited through a physical mask or patterned post-deposition to complete the formation of MOS capacitors. The final step is C-V measurements and C-V modeling to extract Vfb, high-k dielectric constant, EOT, and EWF from Vfb vs EOT plot. This workflow was used to extract EWF for a TaN metal gate with an ALD HfO2 high-k dielectric using a metal-organic precursor. We will discuss how EWF for this system was affected by annealing post-dielectric deposition & post-metallization, different annealing temperatures & ambients, Hf pre-cursors and interfacial cap layers e.g., La2O3 & Al2O3. Finally, we will also discuss more advanced versions of this workflow where the ALD high-k dielectric and PVD metal gate is also varied on the same wafer using HPC versions of ALD & PVD chambers.


Author(s):  
Yongkui Zhang ◽  
Xuezheng Ai ◽  
Xiaogen Yin ◽  
Huilong Zhu ◽  
H. Yang ◽  
...  

2017 ◽  
Vol 26 (01n02) ◽  
pp. 1740003 ◽  
Author(s):  
Henry H. Radamson ◽  
Jun Luo ◽  
Changliang Qin ◽  
Huaxiang Yin ◽  
Huilong Zhu ◽  
...  

In this work, optimization of selective epitaxy growth (SEG) of SiGe layers on source/drain (S/D) areas in 14nm node FinFETs with high-k & metal gate has been presented. The Ge content in epilayers was in range of 30%-40% with boron concentration of 1-3 × 1020 cm−3. The strain distribution in the transistor structure due to SiGe as stressor material in S/D was simulated and these results were used as feedback to design the layer profile. The epitaxy parameters were optimized to improve the layer quality and strain amount of SiGe layers. The in-situ cleaning of Si fins was crucial to grow high quality layers and a series of experiments were performed in range of 760-825 °C. The results demonstrated that the thermal budget has to be within 780-800 °C in order to remove the native oxide but also to avoid any harm to the shape of Si fins. The Ge content in SiGe layers was directly determined from the misfit parameters obtained from reciprocal space mappings using synchrotron radiation. Atomic layer deposition (ALD) technique was used to deposit HfO2 as high-k dielectric and B-doped W layer as metal gate to fill the gate trench. This type of ALD metal gate has decent growth rate, low resistivity and excellent capability to fill the gate trench with high aspect-ratio. Finally, the electrical characteristics of fabricated FinFETs were demonstrated and discussed.


Author(s):  
C. H. Diaz ◽  
K. Goto ◽  
H.T. Huang ◽  
Yuri Yasuda ◽  
C.P. Tsao ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document