Gate Work Function-Engineered Graded-Channel Macaroni MOSFET: Exploration of Temperature and Localized Trapped Charge-Induced Effects with GIDL Analysis

Author(s):  
Pritha Banerjee ◽  
Jayoti Das
2019 ◽  
Vol 19 (2) ◽  
pp. 268-274 ◽  
Author(s):  
J. Franco ◽  
Z. Wu ◽  
G. Rzepa ◽  
L.-A. Ragnarsson ◽  
H. Dekkers ◽  
...  

2011 ◽  
Vol 2 (1) ◽  
pp. 11-24 ◽  
Author(s):  
Deepesh Ranka ◽  
Ashwani K. Rana ◽  
Rakesh Kumar Yadav ◽  
Kamalesh Yadav ◽  
Devendra Giri

2002 ◽  
Vol 716 ◽  
Author(s):  
Takaaki Amada ◽  
Nobuhide Maeda ◽  
Kentaro Shibahara

AbstractAn Mo gate work function control technique which uses annealing or N+ ion implantation has been reported by Ranade et al. We have fabricated Mo-gate MOS diodes, based on their report, with 5-20 nm SiO2 and found that the gate leakage current was increased as the N+ implantation dose and implantation energy were increased. Although a work function shift was observed in the C-V characteristics, a hump caused by high-density interface states was found for high-dose specimens. Nevertheless, a work function shift larger than -1V was achieved. However, nitrogen concentration at the Si surface was about 1x1020 cm-3 for the specimen with a large work function shift.


Nanomaterials ◽  
2021 ◽  
Vol 11 (12) ◽  
pp. 3166
Author(s):  
Sayed Md Tariful Azam ◽  
Abu Saleh Md Bakibillah ◽  
Md Tanvir Hasan ◽  
Md Abdus Samad Kamal

In this study, we theoretically investigated the effect of step gate work function on the InGaAs p-TFET device, which is formed by dual material gate (DMG). We analyzed the performance parameters of the device for low power digital and analog applications based on the gate work function difference (∆ϕS-D) of the source (ϕS) and drain (ϕD) side gate electrodes. In particular, the work function of the drain (ϕD) side gate electrodes was varied with respect to the high work function of the source side gate electrode (Pt, ϕS = 5.65 eV) to produce the step gate work function. It was found that the device performance varies with the variation of gate work function difference (∆ϕS-D) due to a change in the electric field distribution, which also changes the carrier (hole) distribution of the device. We achieved low subthreshold slope (SS) and off-state current (Ioff) of 30.89 mV/dec and 0.39 pA/µm, respectively, as well as low power dissipation, when the gate work function difference (∆ϕS-D = 1.02 eV) was high. Therefore, the device can be a potential candidate for the future low power digital applications. On the other hand, high transconductance (gm), high cut-off frequency (fT), and low output conductance (gd) of the device at low gate work function difference (∆ϕS-D = 0.61 eV) make it a viable candidate for the future low power analog applications.


2010 ◽  
Vol 87 (9) ◽  
pp. 1805-1807 ◽  
Author(s):  
Zilan Li ◽  
Tom Schram ◽  
Thomas Witters ◽  
Joshua Tseng ◽  
Stefan De Gendt ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document