A New High-Density Twin-Gate Isolation One-Time Programmable Memory Cell in Pure 28-nm CMOS Logic Process

2015 ◽  
Vol 62 (1) ◽  
pp. 121-127 ◽  
Author(s):  
Woan Yun Hsiao ◽  
Ping Chun Peng ◽  
Tzong-Sheng Chang ◽  
Yu-Der Chih ◽  
Wu-Chin Tsai ◽  
...  
Keyword(s):  
2012 ◽  
Vol 2012 (1) ◽  
pp. 000018-000022
Author(s):  
S.Q. Gu ◽  
D.W. King ◽  
V. Ramachandran ◽  
B. Henderson ◽  
U. Ray ◽  
...  

Wide IO memory has higher IO–count (up to 16×) than typical low power DDR memory, which could enable higher system bandwidth at low power. Wide IO DRAM can be stacked as Micro Pillar Grid Array (MPGA) cubes [1], which will provide high memory density for the system. With the high number (∼1200) of connections to the MPGA, a direct face to back stack (3D) to logic chip with high density TSV is the most efficient approach. To utilize the extra large bandwidth, the logic chip containing high speed processors requires logic chip fabrication in advanced node devices. In this paper, we report the–demonstration of a 2-memory chip JEDEC standard wide IO MPGA stacking on logic chip through a fabless supplier chain. A successful integration of via middle through Si via (TSV) to 28 nm logic process has been demonstrated with minimum impact to logic devices. The final package showed good TSV and ubump integrity. The wide IO memory is functional post stacking. In addition, the early reliability data for TSV and ubump showed no detrimental impact through temperature cycle and high temperature storage.


2016 ◽  
Vol 75 ◽  
pp. 10004
Author(s):  
Keqin Yang ◽  
Suge Yue ◽  
Shijin Lu
Keyword(s):  

Author(s):  
Shosuke Fujii ◽  
Reika Ichihara ◽  
Takuya Konno ◽  
Marina Yamaguchi ◽  
Harumi Seki ◽  
...  

Author(s):  
Yong Kyu Lee ◽  
Changmin Jeon ◽  
Hongkook Min ◽  
Boyoung Seo ◽  
Kwangtae Kim ◽  
...  

Author(s):  
J.C. Lin ◽  
W.C. Chiou ◽  
K.F Yang ◽  
H.B. Chang ◽  
Y.C. Lin ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document