Effect of asymmetric gate–drain overlap on ambipolar behavior of double-gate TFET and its impact on HF performances

2020 ◽  
Vol 126 (3) ◽  
Author(s):  
C. K. Pandey ◽  
A. Singh ◽  
S. Chaudhury
Author(s):  
M. D. V. Martino ◽  
P. G. D. Agopian ◽  
S. G. Santos Filhos ◽  
J. A. Martino

2009 ◽  
Vol E92-C (5) ◽  
pp. 659-663 ◽  
Author(s):  
Doo-Hyun KIM ◽  
Il Han PARK ◽  
Seongjae CHO ◽  
Jong Duk LEE ◽  
Hyungcheol SHIN ◽  
...  

2013 ◽  
Vol E96.C (4) ◽  
pp. 413-423 ◽  
Author(s):  
Kazuhiko ENDO ◽  
Shin-ichi OUCHI ◽  
Takashi MATSUKAWA ◽  
Yongxun LIU ◽  
Meishoku MASAHARA
Keyword(s):  

2017 ◽  
Vol 2 (2) ◽  
pp. 15-19 ◽  
Author(s):  
Md. Saud Al Faisal ◽  
Md. Rokib Hasan ◽  
Marwan Hossain ◽  
Mohammad Saiful Islam

GaN-based double gate metal-oxide semiconductor field-effect transistors (DG-MOSFETs) in sub-10 nm regime have been designed for the next generation logic applications. To rigorously evaluate the device performance, non-equilibrium Green’s function formalism are performed using SILVACO ATLAS. The device is turn on at gate voltage, VGS =1 V while it is going to off at VGS = 0 V. The ON-state and OFF-state drain currents are found as 12 mA/μm and ~10-8 A/μm, respectively at the drain voltage, VDS = 0.75 V. The sub-threshold slope (SS) and drain induced barrier lowering (DIBL) are ~69 mV/decade and ~43 mV/V, which are very compatible with the CMOS technology. To improve the figure of merits of the proposed device, source to gate (S-G) and gate to drain (G-D) distances are varied which is mentioned as underlap. The lengths are maintained equal for both sides of the gate. The SS and DIBL are decreased with increasing the underlap length (LUN). Though the source to drain resistance is increased for enhancing the channel length, the underlap architectures exhibit better performance due to reduced capacitive coupling between the contacts (S-G and G-D) which minimize the short channel effects. Therefore, the proposed GaN-based DG-MOSFETs as one of the excellent promising candidates to substitute currently used MOSFETs for future high speed applications.


2021 ◽  
pp. 2101036
Author(s):  
Jiali Yi ◽  
Xingxia Sun ◽  
Chenguang Zhu ◽  
Shengman Li ◽  
Yong Liu ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document