The angle for setting foot reinforcement bolt based on the failure mode of shallow tunnel in loess

2021 ◽  
Vol 108 ◽  
pp. 103689
Author(s):  
H.Y. Zhu ◽  
J.X. Chen ◽  
Y.B. Luo ◽  
Y. Li ◽  
Z. Shi ◽  
...  
Keyword(s):  
Author(s):  
J. R. Michael ◽  
A. D. Romig ◽  
D. R. Frear

Al with additions of Cu is commonly used as the conductor metallizations for integrated circuits, the Cu being added since it improves resistance to electromigration failure. As linewidths decrease to submicrometer dimensions, the current density carried by the interconnect increases dramatically and the probability of electromigration failure increases. To increase the robustness of the interconnect lines to this failure mode, an understanding of the mechanism by which Cu improves resistance to electromigration is needed. A number of theories have been proposed to account for role of Cu on electromigration behavior and many of the theories are dependent of the elemental Cu distribution in the interconnect line. However, there is an incomplete understanding of the distribution of Cu within the Al interconnect as a function of thermal history. In order to understand the role of Cu in reducing electromigration failures better, it is important to characterize the Cu distribution within the microstructure of the Al-Cu metallization.


2020 ◽  
Vol 1 (1) ◽  
pp. 162-173
Author(s):  
Dinesh Kumar Kushwaha ◽  
◽  
Dilbagh Panchal ◽  
Anish Sachdeva ◽  
◽  
...  

Failure Mode Effect Analysis (FMEA) is popular and versatile approach applicable to risk assessment and safety improvement of a repairable engineering system. This method encompasses various fields such as manufacturing, healthcare, paper mill, thermal power industry, software industry, services, security etc. in terms of its application. In general, FMEA is based on Risk Priority Number (RPN) score which is found by product of probability of Occurrence (O), Severity of failure (S) and Failure Detection (D). As human judgement is approximate in nature, the accuracy of data obtained from FMEA members depend on degree of subjectivity. The subjective knowledge of members not only contains uncertainty but hesitation too which in turn, affect the results. Fuzzy FMEA considers uncertainty and vagueness of the data/ information obtained from experts. In order to take into account, the hesitation of experts and vague concept, in the present work we propose integrated framework based on Intuitionistic Fuzzy- Failure Mode Effect Analysis (IF-FMEA) and IF-Technique for Order Preference by Similarity to Ideal Solution (IF-TOPSIS) techniques to rank the listed failure causes. Failure cause Fibrizer (FR) was found to be the most critical failure cause with RPN score 0.500. IF-TOPSIS has been implemented within IF-FMEA to compare and verify ranking results obtained by both the IF based approaches. The proposed method was presented with its application for examining the risk assessment of cutting system in sugar mill industry situated in western Uttar Pradesh province of India. The result would be useful for the plant maintenance manager to fix the best maintenance schedule for improving availability of cutting system.


Author(s):  
Ryan Xiao ◽  
William Wang ◽  
Ang Li ◽  
Shengqiu Xu ◽  
Binghai Liu

Abstract With the development of semiconductor technology and the increment quantity of metal layers in past few years, backside EFA (Electrical Failure Analysis) technology has become the dominant method. In this paper, abnormally high Signal Noise Ratio (SNR) signal captured by Electro-Optical Probing (EOP)/Laser Voltage Probing (LVP) from backside is shown and the cause of these phenomena are studied. Based on the real case collection, two kinds of failure mode are summarized, and simulated experiments are performed. The results indicate that when a current path from power to ground is formed, the high SNR signal can be captured at the transistor which was on this current path. It is helpful of this consequence for FA to identify the failure mode by high SNR signal.


Author(s):  
I. Österreicher ◽  
S. Eckl ◽  
B. Tippelt ◽  
S. Döring ◽  
R. Prang ◽  
...  

Abstract Depending on the field of application the ICs have to meet requirements that differ strongly from product to product, although they may be manufactured with similar technologies. In this paper a study of a failure mode is presented that occurs on chips which have passed all functional tests. Small differences in current consumption depending on the state of an applied pattern (delta Iddq measurement) are analyzed, although these differences are clearly within the usual specs. The challenge to apply the existing failure analysis techniques to these new fail modes is explained. The complete analysis flow from electrical test and Global Failure Localization to visualization is shown. The failure is localized by means of photon emission microscopy, further analyzed by Atomic Force Probing, and then visualized by SEM and TEM imaging.


Author(s):  
Cha-Ming Shen ◽  
Tsan-Cheng Chuang ◽  
Jie-Fei Chang ◽  
Jin-Hong Chou

Abstract This paper presents a novel deductive methodology, which is accomplished by applying difference analysis to nano-probing technique. In order to prove the novel methodology, the specimens with 90nm process and soft failures were chosen for the experiment. The objective is to overcome the difficulty in detecting non-visual, erratic, and complex failure modes. And the original idea of this deductive method is based on the complete measurement of electrical characteristic by nano-probing and difference analysis. The capability to distinguish erratic and invisible defect was proven, even when the compound and complicated failure mode resulted in a puzzling characteristic.


Author(s):  
Re-Long Chiu ◽  
Jason Higgins ◽  
Toby Kinder ◽  
Juha Tyni ◽  
Sharon Ying ◽  
...  

Abstract High contact resistance can be caused by moisture absorption in low phosphorus content BPTEOS. Moisture diffused through the TiN glue layer is absorbed by the BPTEOS during subsequent thermal processes resulting in increased contact resistance. This failure mode was studied by combining different failure analysis methods and was confirmed by duplication on experimental wafers.


Author(s):  
Martin Versen ◽  
Dorina Diaconescu ◽  
Jerome Touzel

Abstract The characterization of failure modes of DRAM is often straight forward if array related hard failures with specific addresses for localization are concerned. The paper presents a case study of a bitline oriented failure mode connected to a redundancy evaluation in the DRAM periphery. The failure mode analysis and fault modeling focus both on the root-cause and on the test aspects of the problem.


Sign in / Sign up

Export Citation Format

Share Document