The Effect of Oxygen on the Work Function of Tungsten Gate Electrodes in MOS Devices

2009 ◽  
Vol 30 (9) ◽  
pp. 925-927 ◽  
Author(s):  
M.E. Grubbs ◽  
M. Deal ◽  
Y. Nishi ◽  
B.M. Clemens
2001 ◽  
Vol 670 ◽  
Author(s):  
Igor Polishchuk ◽  
Pushkar Ranade ◽  
Tsu-Jae King ◽  
Chenming Hu

ABSTRACTIn this paper we propose a new metal-gate CMOS technology that uses a combination of two metals to achieve a low threshold voltage for both n- and p-MOSFET's. One of the gate electrodes is formed by metal interdiffusion so that no metal has to be etched away from the gate dielectric surface. Consequently, this process does not compromise the integrity and electrical reliability of the gate dielectric. This new technology is demonstrated for the Ti-Ni metal combination that produces gate electrodes with 3.9 eV and 5.3 eV work functions for n-MOS and p-MOS devices respectively.


Nanomaterials ◽  
2021 ◽  
Vol 11 (12) ◽  
pp. 3166
Author(s):  
Sayed Md Tariful Azam ◽  
Abu Saleh Md Bakibillah ◽  
Md Tanvir Hasan ◽  
Md Abdus Samad Kamal

In this study, we theoretically investigated the effect of step gate work function on the InGaAs p-TFET device, which is formed by dual material gate (DMG). We analyzed the performance parameters of the device for low power digital and analog applications based on the gate work function difference (∆ϕS-D) of the source (ϕS) and drain (ϕD) side gate electrodes. In particular, the work function of the drain (ϕD) side gate electrodes was varied with respect to the high work function of the source side gate electrode (Pt, ϕS = 5.65 eV) to produce the step gate work function. It was found that the device performance varies with the variation of gate work function difference (∆ϕS-D) due to a change in the electric field distribution, which also changes the carrier (hole) distribution of the device. We achieved low subthreshold slope (SS) and off-state current (Ioff) of 30.89 mV/dec and 0.39 pA/µm, respectively, as well as low power dissipation, when the gate work function difference (∆ϕS-D = 1.02 eV) was high. Therefore, the device can be a potential candidate for the future low power digital applications. On the other hand, high transconductance (gm), high cut-off frequency (fT), and low output conductance (gd) of the device at low gate work function difference (∆ϕS-D = 0.61 eV) make it a viable candidate for the future low power analog applications.


2002 ◽  
Vol 81 (22) ◽  
pp. 4192-4194 ◽  
Author(s):  
Tae-Ho Cha ◽  
Dae-Gyu Park ◽  
Tae-Kyun Kim ◽  
Se-Aug Jang ◽  
In-Seok Yeo ◽  
...  

2006 ◽  
Vol 16 (01) ◽  
pp. 105-114
Author(s):  
NICOLA BARIN ◽  
CLAUDIO FIEGNA ◽  
ENRICO SANGIORGI

Ultra-thin body Double Gate MOS structures with strained silicon are investigated by solving the 1-D Schrödinger and Poisson equations, with open boundaries conditions on the wave functions in the gate electrodes. The electrostatics of this device architecture and its dependence on the amount of strain and on the thickness of the silicon layer is analyzed in terms of subband structure, subband population, carrier distribution within the strained-silicon layer, charge-voltage characteristics and gate tunneling current.


2006 ◽  
Vol 27 (3) ◽  
pp. 148-150 ◽  
Author(s):  
Chin-Lung Cheng ◽  
Kuei-Shu Chang-Liao ◽  
Tzu-Chen Wang ◽  
Tien-Ko Wang ◽  
Howard Chih-Hao Wang

Sign in / Sign up

Export Citation Format

Share Document