A Review of Wet Etch Formulas for Silicon Semiconductor Failure Analysis

Author(s):  
T.W. Lee

Abstract WET ETCHING is an important part of the failure analysis of semiconductor devices. Analysis requires etches for the removal, delineation by decoration or differential etching, and study of defects in layers of various materials. Each lab usually has a collection of favored etch recipes. Some of these etches are available premixed from the fab chemical supply. Some of these etches may be unique, or even proprietary, to your company. Additionally, the lab etch recipe list will usually contain a variety of classical "named etches". These recipes, such as Dash Etch, have persisted over time. Although well-reported in the literature, lab lists may not accurately represent these recipes, or contain complete and accurate instructions for their use. Time seems to have erased the understanding of the purpose of additives such as iodine, in some of these formulas. To identify the best etches and techniques for a failure analysis operations, a targeted literature review of articles and patents was undertaken. It was a surprise to find that much of the work was quite old, and originally done with germanium. Later some of these etches were modified for silicon. Much of this work is still applicable today. Two main etch types were found. One is concerned with the thinning and chemical polishing of silicon. The other type is concerned with identifying defects in silicon. Many of the named etches were found to consist of variations in a specific acid system. The acid system has been well characterized with ternary diagrams and 3-D surfaces. The named etches were plotted on this diagram. The original formulas and applications of the named etches were traced to assure accuracy, so that the results claimed by the original authors, may be reproduced in today's lab. The purpose of this paper is to share the condensed information obtained during this literature search. Graphical data has been corrected for modem dimensions. Selectivities have been located and discussed. The contents of more than 25 named etches were spreadsheeted. It was concluded that the best approach to delineation is a two-step etch, using uncomplicated and well-characterized standard formulas. The first step uses a decoration or differential etch technique to define the junctions. Formulations for effective decoration etches were found to be surprisingly simple. The second step uses a selective etch to define the various interconnections and dielectric layers. Chromium compounds can be completely eliminated from these formulas, to meet environmental concerns. This work, originally consisting of 30 pages with 106 references, has been condensed to conform with the formatting requirements of this publication.

Author(s):  
Tomokazu Nakai

Abstract Currently many methods are available to obtain a junction profile of semiconductor devices, but the conventional methods have drawbacks, and they could be obstacles for junction profile analysis. This paper introduces an anodic wet etching-based two-dimensional junction profiling method, which is practical, efficient, and reliable for failure analysis and electrical characteristics evaluation.


2012 ◽  
Vol 195 ◽  
pp. 143-145 ◽  
Author(s):  
Emanuel I. Cooper ◽  
Rekha Rajaram ◽  
Makonnen Payne ◽  
Steven Lippy

Titanium nitride (TiN) is widely used as a hard mask film protecting the inter-level dielectric (ILD) before metal or plating seed layer deposition steps. It is common practice to use a wet etch in order to remove residues formed during the ILD dry-etch step, and at the same time to remove some or all of the exposed TiN. From its thermochemical properties, it might be predicted that wet etching of TiN should be easy, since it is quite unstable with respect to both plain and oxidative hydrolysis. For example, in acidic solutions at 25°C [1, :


2020 ◽  
pp. 204141962097056
Author(s):  
Toshiyuki Horiguchi ◽  
Hiroshi Kokuryo ◽  
Nobutaka Ishikawa

This paper presents a failure analysis for a steel open-type Sabo dam (hereafter, steel open dam) against an extreme boulder debris flow load (hereafter, level II load) by a two-step analysis. The first step analysis is to estimate the level II load against the rigid wall by using the revised distinct element method (DEM). In the second step, the failure mechanism of a steel open dam is examined by using a dynamic elastic plastic analysis, in which the level II load-time relations obtained by the first analysis are multiplied by a reduction factor and then used. For the second step, the effects of the flange joint and dent deformation of the connection between column and beam are considered. Finally, a simple entire uniform load onto the steel open dam is proposed as a level II load model for the safety assessment.


2003 ◽  
Vol 11 (2) ◽  
pp. 141-144
Author(s):  
Vivek Kale ◽  
Kalpesh Jani ◽  
Satish Awate ◽  
R Rangaprasad ◽  
Yatish Vasudeo

Environmental concerns are now driving additive suppliers and polymer resin manufacturers to step up efforts to create innovative materials for the future. In the present work, a “biodegradable” additive/promoter was incorporated into a butene-based linear low density polyethylene (LLDPE) at different levels. The properties of the blown films derived therefrom were investigated. In the first step the “degradation additive/promoter” was converted into a 50% masterbatch in LLDPE. In the second step, this concentrate was let down at 5, 10, 15 and 20% level in a butene-based film grade LLDPE. The properties of the films were characterized. In the third step, the films were subjected to “real-time” degradation tests; using natural soil and under vermicompost conditions. Films subjected to degradation under vermicompost conditions have shown encouraging results. After 3 months, the films containing 15 and 20% additive were found to have disintegrated to a practically unusable form.


2003 ◽  
Vol 799 ◽  
Author(s):  
Vinay S. Kulkarni ◽  
Kanti Prasad ◽  
William Quinn ◽  
Frank Spooner ◽  
Changmo Sung

ABSTRACTPseudomorphic HEMT (p-HEMT) devices are used in a number of wireless communication applications including power amplifiers in the 17–50 GHz range, low noise amplifiers and switches. Selective wet etching is often used to form the gate regions of these devices to avoid plasma damage associated with dry etching. We have investigated the wet etching of small (8μm to 0.5μm) features with organic acid - hydrogen peroxide solutions. Two acid solutions were used as a selective etchant for GaAs using AlAs etch stop layers in a p-HEMT structure grown by MBE. The etched features were characterized by AFM, SEM, and TEM techniques. The etch depth uniformity and reproducibility were found to depend on a number of factors including feature size, feature density, etching chemistry, agitation and surface tension. When features with a range of size and density were placed in close proximity in a layout we found that the etch rate of the different features was a function of density, size and most importantly the etch chemistry. One etchant solution exhibited a 12% difference in etch rate from the smallest feature to the largest, while another solution exhibited uniform etching of all features regardless of size or density. Both solutions produced specular etched surfaces in GaAs and AlGaAs. However, the AlAs etch stop showed a non-uniform surface morphology after etching. The surface morphology of the AlAs etch stop is one factor that limits the over etch which can be designed into the process. The most important factors to be considered in designing a selective etch process will be presented.


2017 ◽  
Vol 897 ◽  
pp. 367-370
Author(s):  
Sophie Guillemin ◽  
Romain Esteve ◽  
Christian Heidorn ◽  
Gerald Unegg ◽  
Gerald Reinwald ◽  
...  

In this work investigation on wet etching of ion implanted 4H-SiC has been performed. Starting with the search for a suitable etching solution is followed by investigations on how to damage 4H-SiC in an efficient way involving different implantation species in various doses. With the help of Monte Carlo simulations a model for the experimental findings is proposed to derive the limitations for the wet etch capability.


1996 ◽  
Vol 427 ◽  
Author(s):  
Samuel Nagalingam ◽  
Suketu Parikh ◽  
Steve Sharpe ◽  
Larry Anderson ◽  
Ron Ross

AbstractIn our 0.8μm BICMOS process flow, TiW fusible links are defined by concentrated H2O2 wet etching. Our investigation to improve uniformity, reproducibility and reliability of TiW wet etching showed that in our etch system, the flow characteristics were the most critical. There is a tradeoff between TiW residues between metal lines and the amount of undercut of the TiW fuses: longer etch times to remove residues result in more undercut. With improved flow dynamics and optimum etch time, we achieved less residue and lower undercut. Results of the pre-etch treatment which reduces lot-to-lot induction time variation were encouraging. When the AlCu/TiW/PtSi metal stack resided on a P+/N junction, we observed an enhanced etching of the TiW due to a photovoltaic effect.


2014 ◽  
Vol 219 ◽  
pp. 105-108
Author(s):  
Farid Sebaai ◽  
Liesbeth Witters ◽  
Frank Holsteyns ◽  
Yoshida Yukifumi ◽  
Paul W. Mertens ◽  
...  

of high mobility channels materials like Ge. The introduction of Ge as channel material has already shown significant interests in term of device performance enhancement [1,2]. However, the use of Ge in CMOS integration has raised new challenges in terms of clean or wet etch steps since significant Ge loss occurs when it oxidizes in aqueous media.


1991 ◽  
Vol 219 ◽  
Author(s):  
R. F. Kwasnick ◽  
G. E. Possin ◽  
R. J. Saia

ABSTRACTA novel two step reactive ion etch (RIE) process is described for the etching of bilayer Mo/Cr source-drain metallization on hydrogenated amorphous silicon (a-Si:H) inverted-staggered thin film transistors. The Cr acts as an etch stop during Mo etching, and is thin enough (∼3 0 nm) that only a small thickness of underlying a-Si is removed during the Cr etch. The resulting Mo/Cr profile is sloped, compared to the more vertical and somewhat uncontrolled slope that is achieved with Mo wet etch. Very similar transistor behavior was observed for both Mo wet etched and Mo/Cr reactive ion etched source-drain metallization. The major advantage of this process over wet etching of Mo source-drain is improved step coverage of subsequently deposited layers due to the less vertical sidewall slope.


Sign in / Sign up

Export Citation Format

Share Document