Reduce Semiconductor Industry Cycle Time Using the Little��s Law in Module Level Indicator

Author(s):  
Xiong Fei ◽  
Li Jingmin ◽  
Yao Jin
2010 ◽  
Vol 2010 (DPC) ◽  
pp. 002291-002311
Author(s):  
Rex Anderson ◽  
R. Chilukuri ◽  
B. Rogers ◽  
A. Syed

Over the past few years, Wafer Level Chip Size Packages (WLCSPs) have gained widespread adoption, due to their ability to deliver higher performance at lower or equivalent costs when compared to competing packages. WLCSPs have been an excellent fit for the handheld/portable industry, where the strong push for cost-reduction and miniaturization, coupled with relatively relaxed reliability requirements, have motivated true chip-sized packages requiring no underfill or overmold. Reliability performance initially limited the application of WLCSPs to small die sizes (<2.5mm), low pin counts (<25) and mature silicon technology nodes. Also, to date, a majority of WLCSPs have been built at a 0.5mm bump pitch, although there is increasing growth in the use of WLCSPs at 0.4mm pitch. These factors have allowed WLCSP packaging to flourish in the mixed signal and analog market space. With the maturity in this market segment, the WLCSP is beginning to transition from an advanced package to a commodity package and is subject to the price-pressure that accompanies this transition. More recently, the semiconductor industry has seen advances in WLCSP technology which have enabled the qualification envelope to be expanded to products with pin counts > 120. These advances have facilitated the use of WLCSPs for other component types such as RF, high speed, broadband and memory, many of which require advanced silicon technology nodes as well. Consequently, WLCSP is expanding to markets and applications previously supported by QFN and flip chip CSP. This expansion puts additional price and cycle time pressure on WLCSP manufacturing. The cycle time pressure is further enhanced by the changing business models and supply chain strategies adopted by companies in the new economic environment. To meet these growing market demands, WLCSP providers are faced with the challenges of providing faster cycle times and higher capacity without significant increases in capital expenditure. The above factors have driven the need for new WLCSP technologies that utilize fewer process steps compared to common WLCSP product offerings, while maintaining the robustness necessary for meeting quality and reliability requirements. Amkor is developing multiple WLCSP technology platforms to cater to the cost and performance requirements of the diverse application space. This paper will provide examples that significantly reduce overall package cost by removing photolithography layers. Each photomask layer removed saves in material costs, capital depreciation costs, overhead, and process cycle time. Materials, package size, and internal qualification vehicles are carefully chosen as part of Amkor's product introduction for the proposed process flows. This paper will examine material options, i.e., polymers and solder alloys, for these new structures and will also examine the effects of die sizes and I/O counts on product reliability. Detailed analyses of the failure modes produced during reliability testing will be coupled with mechanical simulations to enhance understanding of the failure mechanisms and to further strategies for improving product reliability.


2017 ◽  
Vol 9 (7) ◽  
pp. 168781401771394 ◽  
Author(s):  
CN Wang ◽  
Jing-Wein Wang ◽  
Min-Tsong Chou ◽  
Ruei-Yuan Liao ◽  
Chung-Jen Huang

Semiconductor industry grows rapidly in recent years. It has an impact on the economies all over the world. For the mass production requirement, the wafer size starts to be increased from 300 to 450 mm. The technician cannot handle a large number of wafers since the size and weight of the wafers are increased. The automated material handling system has become the basic requirements of the wafer factory, and it is important to provide on-time delivery service and shorten cycle time to meet customer demand for different priority products. Hence, this study proposed an effective conveyor dispatching rule, which can reduce the handling delay of hot lots and detect the dispatching of lots with different priorities. The simulation experiments were conducted by building a 450-mm manufacturing environment and compared the nearest job first with conveyor dispatching rule. The results are sound. The conveyor dispatching rule can reduce 97.57% of the total average delivery variable time of hot lots and 0.28% of normal lots. This study proves that conveyor dispatching rule can efficiently improve productivity and reduce the cycle time of hot lots in every load configuration.


Author(s):  
Himansh Chandani ◽  
◽  
Mayank Tyagi ◽  
Rajiv Chaudhary ◽  
Ranganath Singari

Manufacturing lot cycle time is the period required by a manufacturer for completion of a production process. It is an essential factor for determining the success of most manufacturing organizations, yet most research is based on studies made almost exclusively in the semiconductor industry and does not attempt to utilize the complete potential of recent breakthroughs in computational learning. Using real data collected from a medical device manufacturing company, this paper demonstrates the applicability of a semi-supervised deep learning framework for highly accurate cycle time prediction, using stacked Denoising Autoencoders to form fully connected deep neural networks and Convolutional Neural Network models. The proposed strategies for cycle time prediction can have a significant impact on product design decision optimization within the system which, in turn, facilitates reduction of costs, energy use, and the overall environmental impact.


Author(s):  
S.F. Corcoran

Over the past decade secondary ion mass spectrometry (SIMS) has played an increasingly important role in the characterization of electronic materials and devices. The ability of SIMS to provide part per million detection sensitivity for most elements while maintaining excellent depth resolution has made this technique indispensable in the semiconductor industry. Today SIMS is used extensively in the characterization of dopant profiles, thin film analysis, and trace analysis in bulk materials. The SIMS technique also lends itself to 2-D and 3-D imaging via either the use of stigmatic ion optics or small diameter primary beams.By far the most common application of SIMS is the determination of the depth distribution of dopants (B, As, P) intentionally introduced into semiconductor materials via ion implantation or epitaxial growth. Such measurements are critical since the dopant concentration and depth distribution can seriously affect the performance of a semiconductor device. In a typical depth profile analysis, keV ion sputtering is used to remove successive layers the sample.


Author(s):  
R. Packwood ◽  
M.W. Phaneuf ◽  
V. Weatherall ◽  
I. Bassignana

The development of specialized analytical instruments such as the SIMS, XPS, ISS etc., all with truly incredible abilities in certain areas, has given rise to the notion that electron probe microanalysis (EPMA) is an old fashioned and rather inadequate technique, and one that is of little or no use in such high technology fields as the semiconductor industry. Whilst it is true that the microprobe does not possess parts-per-billion sensitivity (ppb) or monolayer depth resolution it is also true that many times these extremes of performance are not essential and that a few tens of parts-per-million (ppm) and a few tens of nanometers depth resolution is all that is required. In fact, the microprobe may well be the second choice method for a wide range of analytical problems and even the method of choice for a few.The literature is replete with remarks that suggest the writer is confusing an SEM-EDXS combination with an instrument such as the Cameca SX-50. Even where this confusion does not exist, the literature discusses microprobe detection limits that are seldom stated to be as low as 100 ppm, whereas there are numerous element combinations for which 10-20 ppm is routinely attainable.


IEE Review ◽  
1991 ◽  
Vol 37 (10) ◽  
pp. 355
Author(s):  
D.A. Gorham

2019 ◽  
Vol 10 (02) ◽  
pp. 1-7
Author(s):  
Aan Febriansyah ◽  
Muslim Fathillah ◽  
Nurdin Nurdin

Nowaday time indicator as hour and calendar constitutes necessary for thing a lot of person to trip routines. In general, the clock and the calendar can only be seen by normal people. People with special needs, its example is blind will have difficulty in using the clock and the calendar Get bearing with that problem, therefore to help that blind is designed and made by time indicator tool with voice output. Generally, the tool's instructions when using RTC DS1307, is microcontroller ATmega16 and ISD 25 120. Information about hour, minute, date, month, and year obtained from DS1307 RTC is accessed using microcontroller ATmega16, then from the data when the information obtained is matched in the voice storage unit on ISD25120. As a results,will be obtained time information data such as voice. Besides, time setting, alarm, battery level indicator, and charge the battery with the sound as well is the tool is equipped permanently. Finally, this tool can help the blind people to be more independent in making it easier to tell the time in living day-to-day activities.


2020 ◽  
Vol 4 (2) ◽  
pp. 48-55
Author(s):  
A. S. Jamaludin ◽  
M. N. M. Razali ◽  
N. Jasman ◽  
A. N. A. Ghafar ◽  
M. A. Hadi

The gripper is the most important part in an industrial robot. It is related with the environment around the robot. Today, the industrial robot grippers have to be tuned and custom made for each application by engineers, by searching to get the desired repeatability and behaviour. Vacuum suction is one of the grippers in Watch Case Press Production (WCPP) and a mechanism to improve the efficiency of the manufacturing procedure. Pick and place are the important process for the annealing process. Thus, by implementing vacuum suction gripper, the process of pick and place can be improved. The purpose of vacuum gripper other than design vacuum suction mechanism is to compare the effectiveness of vacuum suction gripper with the conventional pick and place gripper. Vacuum suction gripper is a mechanism to transport part and which later sequencing, eliminating and reducing the activities required to complete the process. Throughout this study, the process pick and place became more effective, the impact on the production of annealing process is faster. The vacuum suction gripper can pick all part at the production which will lower the loss of the productivity. In conclusion, vacuum suction gripper reduces the cycle time about 20%. Vacuum suction gripper can help lower the cycle time of a machine and allow more frequent process in order to increase the production flexibility.


Sign in / Sign up

Export Citation Format

Share Document