A Rigorous Series Solution for a Thermal Dissipation System with a Diamond Heat Spreader on an Infinite Slab Heat Sink

1995 ◽  
Vol 34 (Part 1, No. 9A) ◽  
pp. 5056-5064 ◽  
Author(s):  
Ping Hui ◽  
Hong Siang Tan
2000 ◽  
Author(s):  
Brian Leonhardt ◽  
Aaron Webb ◽  
W. Bowman

2021 ◽  
Author(s):  
Andisheh Tavakoli ◽  
Kambiz Vafai

Abstract The present study analyzes the optimal distribution of a limited amount of high thermal conductivity material to enhance the heat removal of circular 3D integrated circuits, IC. The structure of the heat spreader is designed as a composite of high thermal conductivity (Boron Arsenide) and moderate thermal conductivity (copper) materials. The volume ratio of high-conductivity inserts to the total volume of the spreader is set at a fixed pertinent ratio. Two different boundary conditions of constant and variable temperature are considered for the heat sink. To examine the impact of adding high-conductivity inserts on the cooling performance of the heat spreader, various patterns of the single and double ring inserts are studied. A parametric study is performed to find the optimal location of the rings. Moreover, the optimal distribution of the high-conductivity material between the inner and outer rings is found. The results show that for the optimal conditions, the maximum temperature of the 3D IC is reduced up to 10%; while the size of the heat sink, and heat spreader can be diminished by as much as 200%.


2015 ◽  
Vol 2015 (CICMT) ◽  
pp. 000062-000066 ◽  
Author(s):  
T. Welker ◽  
S. Günschmann ◽  
N. Gutzeit ◽  
J. Müller

The integration density in semiconductor devices is significantly increased in the last years. This trend is already described by Moore's law what forecasts a doubling of the integration density every two years. This evolution makes greater demands on the substrate technology which is used for the first level interconnect between the semiconductor and the device package. Higher pattern resolution is required to connect more functions on a smaller chip. Also the thermal performance of the substrate is a crucial issue. The increased integration density leads to an increased power density, what means that more heat has to dissipate on a smaller area. Thus, substrates with a high thermal conductivity (e. g. direct bonded copper (DBC)) are utilized which spread the heat over a large area. However, the reduced pattern resolution caused by thick metal layers is disadvantageous for this substrate technology. Alternatively, low temperature co-fired ceramic (LTCC) can be used. This multilayer technology provides a high pattern resolution in combination with a high integration grade. The poor thermal conductivity of LTCC (3 … 5 W*m−1*K−1) requires thermal vias made of silver paste which are placed between the power chip and the heat sink and reduce the thermal resistance of the substrate. The via-pitch and diameter is limited by the LTCC technology, what allows a maximum filling grade of approx. 20 to 25 %. Alternatively, an opening in the ceramic is created, to bond the chip directly to the heat sink. This leads to technological challenges like the CTE mismatch between the chip and the heat sink material. Expensive materials like copper molybdenum composites with matched CTE have to be used. In the presented investigation, a thick silver tape is used to form a thick silver heat spreader through the LTCC substrate. An opening is structured by laser cutting in the LTCC tape and filled with a laser cut silver tape. After lamination, the substrate is fired using a constraint sintering process. The bond strength of the silver to LTCC interface is approx. 5.6 MPa. The thermal resistance of the silver structure is measured by a thermal test chip (Delphi PST1, 2.5 mm × 2.5 mm) glued with a high thermal conducting epoxy to the silver structure. The chip contains a resistor and diodes to generate heat and to determine the junction temperature respectively. The backside of the test structure is temperature stabilized by a temperature controlled heat sink. The resulting thermal resistance is in the range of 1.1 K/W to 1.5 K/W depending on the length of silver structure (5 mm to 7 mm). Advantages of the presented heat spreader are the low thermal resistance and the good embedding capability in the co-fire LTCC process.


2012 ◽  
Vol 58 (2) ◽  
Author(s):  
Fudhail Abd Munir ◽  
Mohd Irwan Mohd Azmi ◽  
Nadlene Razali ◽  
Ernie Mat Tokit

The effect of parameter changes on triangular shaped interrupted microchannel performance was studied by simulation using FLUENT software. The parameters that were studied are total length, and the contact angle. On the other hand, the investigated effects were pressure drop and platinum film temperature. The flow in microchannel is laminar and single phase. Water was used as the working fluid and the interrupted microchannel is made of silicon. A thin platinum film plate was deposited to provide uniform heat flux. The geometry dimension of the heat sink is 30 mm in length, width of 7 mm and the thickness of 0.525 mm. From the simulation results, it is found that the improvement on heat dissipation may be achieved by increasing the microchannel length at the expense of increase in pressure drop. In addition to that, by reducing the contact angle will result to reduction in term of pressure drop and increases the improvement thermal dissipation.


Author(s):  
John H. Lau ◽  
Y. S. Chan ◽  
S. W. Ricky Lee

A low-cost (with bare chips) and high (electrical, thermal, and mechanical) performance 3D IC integration system-in-package (SiP) is designed and described. This system consists of a silicon interposer with through-silicon vias (TSV) [1–24] and redistribution layers (RDL), which carries the high-power flip chips with microbumps on its top surface and the low-power chips at its bottom surface. TSVs in the high- and low-power chips are optional but should be avoided. The backside of the high-power chips is attached to a heat spreader with or w/o a heat sink. This 3D IC integration system is supported (packaged) by a simple conventional organic substrate. The heat spreader (with or w/o heat sink) and the substrate are connected by a ring stiffener, which provides adequate standoff for the 3D IC integration system. This novel structural design offers potential solutions for high-power, high-performance, high pin-count, ultra fine-pitch, small real-estate, and low-cost applications. Thermal management and reliability of the proposed systems are demonstrated by simulations based on heat-transfer theory and time and temperature dependent creep theory.


Author(s):  
Nicholas Kao ◽  
Jeng Yuan Lai ◽  
Yu Po Wang ◽  
C. S. Hsiao

As the increasing power consumption for electronic devices, thermal management on board level becomes a challenge to manufacturers who are integrating more functionality and components into a board in order to the high performance products in this competitive market. To drive such high level products requires more power consumption and consequently arises a thermal risk of system malfunction because of overheating to chips. A common implement for thermal solution is a heat sink installed on package via clip mechanism that maintained a compressive force to clamp the heat sink and board to fulfill this thermal dissipation demand. But this compressive force along with operation temperature will arise solder joint risk and potentially induce the function failed due to the clamped force may potentially arise solder ball creep after long operating time and damage the connection failed of solder ball and PCB. This paper describes the experimental setup and test results to evaluate the solder joints creep behavior in the presence of clamped force and operation temperature. An External Heat Spreader Flip Chip BGA (EHS-FCBGA) was tested for several weeks under 85°C with a compressive force. The different levels of uniform compressive forces were applied with 25kg and 50kg metal blocks on EHS-FCBGA to simulate the clamped force. All test vehicles were placed in an oven at 85°C for several weeks to accelerate thermal aging condition and measured solder ball collapsed shapes and do open-short test at the end of every two weeks.


Sign in / Sign up

Export Citation Format

Share Document