High Speed Electrochemical Deposition Bath for Sn-Ag Alloy and Evaluation of Micro Solder Bump Plated on Ni-Coated Si Wafer

Author(s):  
Nicholas Kao ◽  
Jeng Yuan Lai ◽  
Jase Jiang ◽  
Yu Po Wang ◽  
C. S. Hsiao

With the trend of electronic consumer product toward more functionality, high performance and miniaturization, IC chip is required to deliver more I/Os signals and better electrical characteristics under same package form factor. Thus, Flip Chip BGA (FCBGA) package was developed to meet those requirements offering better electrical performance, more I/O pins accommodation and high transmission speed. For high-speed application, the low dielectric constant (low-k) material that can effectively reduce the signal delays is extensively used in IC chips. However, the low-k material possesses fragile mechanical property and high coefficient of thermal expansion (CTE) compared with silicon chip, which raises the reliability concerns of low-k material integrated into IC chip. The typical reliability failure modes are low-k layer delamination and bump crack under temperature loading during assembly and reliability test. Delamination is occurred in the interface between low-k dielectric layers and underfill material at chip corner. Bump crack is at Under Bump Metallization (UBM) corner. Thus, the adequate underfill material selection becomes very important for both solder bump and low-k chips [1]. This paper mainly characterized FCBGA underfill materials to guide the adequate candidates to prevent failures on low-k chip and solder bump. Firstly, test vehicle was a FCBGA package with heat spreader and was investigated the thermal stress by finite element models. In order to analyze localized low-k structures, sub-modeling technique is used for underfill characterizations. Then, the proper underfill candidates picked from modeling results were experimentally validated by reliability tests. Finally, various low-k FCBGA package structures were also studied with same finite element technique.


Author(s):  
Hong Xie ◽  
Daquan Yu ◽  
Zhenrui Huang ◽  
Zhiyi Xiao ◽  
Li Yang ◽  
...  

The growing and diversifying system requirements have continued to drive the development of a variety of new package technologies and configurations: small form factor, low weight, low profile, high pin count and high speed and low cost. Embedded chip in EMC, also called fan-out wafer-level packaging (FOWLP), has been used in various products such as baseband, RF (radio frequency) transceiver, and PMICs (power management ICs). Currently, INFO technology developed by TSMC®, NANIUM® were in mass production for 3D integration for processor and memory, which inspires other packaging foundries to develop their own embedded FOWLP for the forecasted explosive growth of this market in the next few years. There are a number of challenges for FOWLP. For process point of view, temporary bonding and de-bonding are required. EMC wafers are difficult to handle due to its large warpage driven by the big CTE difference between the Si and molding material. In addition, the manufacturing of fine pitch RDL on EMC surface is also difficult. In this paper, the concept of wafer level embedded Si Fan-Out (eSiFO) technology was introduced and the development progress was reported. For eSiFO, cavities with certain depth were formed by Si dry etch. Then device dies were thinned to designed thickness. The dice were then placed into the cavities and bonded by the attached film on the bottom of the dice. A reconstructed wafer was formed. The micro gap between the chip and sidewall of the cavity as well as the surface of the reconstructed wafer were filled by dry film using vacuum process. Next, the pads were opened, followed RDL fabrication, repassivation, BGA, wafer thinning and dicing. Finally, an eSiFO package was fabricated. There are a number of advantages for eSiFO technology. There is nearly no warpage since the Si was used as reconstruct substrate. The process is relatively simple since no molding, temporary bonding and de-bonding are required. RDL manufacturing is easier on Si wafer vs with molding compounds and can achieve high density routing. Furthermore, it can provide small form factor since the thinning of wafer is the last step. To prove the concept of eSiFO, a 3.3 x 3.3mm package with 50 BGA bumps at 400μm pitch was fabricated. The device wafer was thinned to 100μm. The die size is 1.96 × 2.36mm with pad pitch at about 90μm. The depth of the cavities on 8 in. wafer formed by Bosch process on bare Si wafer was 107μm with 8μm variation. The length and width of Si cavities is 20μm larger than die size. In the package, there is one layer Cu RDL with thickness of 3μm, minimum line width of 13.72μm. The BGA ball diameter is 280μm. All the processes were evaluated and the results showed such packages can be produced. Reliability tests including THS, T/C, HTS and HAST were carried out and no failure issue was observed. Mechanical simulation was used to analyze the stress distribution during TC test and the results showed the maximum stress was located at the RDL near the UBM. In summary, a low cost wafer level fan out technology using reconstructed Si wafer was developed. The process is simple without molding, temporary bonding and de-bonding. The reliability tests of test vehicles proved that such package is reliable. The newly developed eSiFO technology can be widely used for chips requiring fan-Out, small form factor and high density interconnects.


1990 ◽  
Vol 182 ◽  
Author(s):  
S. F. Gong ◽  
H. T. G. Hentzell ◽  
A. Robertsson

AbstractSolid phase doping from Sb heavily-doped Si films has been studied by using transmission electron microscopy and secondary ion mass spectroscopy. Based on the results of the material study, metal-oxidesemiconductor field effect transistors (MOSFETs) made on a (100) Si wafer, and thin film transistors have been implemented. The technique for the MOSFETs suggests the possibility for making small dimensional and high speed integrated circuits by using the method of solid phase doping.


1997 ◽  
Vol 471 ◽  
Author(s):  
R. Pethe ◽  
C. Deshpandey ◽  
S. Dixit ◽  
E. Demaray ◽  
D. Meakin ◽  
...  

Large grain poly-Silicon (p-Si) films have been evaluated for high speed TFT for flat panel displays [1,2]. It is expected that with good quality p-Si, “System on Glass” products, in which entire electronic circuitry is incorporated directly onto glass are achievable [3]. This approach therefore has the potential to fabricate Integrated AMLCD's (IAMLCD) and bypass conventional Si wafer based products and integrate CMOS circuits with direct view TFT LCD manufacturing. To realize this potential; it is necessary to develop a production process for depositing repeatable, good quality p-Si films on to large area glass substrates.


2005 ◽  
Vol 894 ◽  
Author(s):  
G. H. Jeong ◽  
J. H. Kim ◽  
Duhyun Lee ◽  
S. J. Suh

AbstractIn this study, we produced Au-Sn alloy electroplated from a single solution and optimized the composition. The composition of electroplated Au-Sn alloy was Au-31.02 at.% Sn at the condition of 6 ms on - 4 ms off pulse current, 50 °C and 10 mA/cm2. Results in XRD analysis showed that Au-Sn alloy electroplated at DC 10 mA/cm2 had AuSn phase (δ) only and Au5Sn phase (d) appeared with decreasing the pulsed current on time. Also micro-patterned Au-Sn solder bump was produced by photolithography. Though it’s composition of Au-35.98 at.% Sn was not optimum, we tried to bond between Au-Sn solder bump and Si wafer that was coated with Ti (100 nm)/Au (300 nm).


Author(s):  
T. Sanada ◽  
M. Shirota ◽  
M. Watanabe ◽  
Y. Morita ◽  
M. Yamase

A novel resist stripping and surface cleaning technique is proposed. We have improved wet vapor resist stripping technique (Ojima & Ohmi) using high-speed steam and purified water droplets mixture. Relatively low pressure steam (0.1MPa∼0.2MPa) is mixed with purified water in front of the nozzle, and sprayed to Si wafer with resist. Using this new technique, we are able to strip resist without chemicals very quickly and also to clean a wafer surface, i.e., to eliminate some particles. This technique has an advantage not only in reducing some processes of semiconductor manufacturing but also in maintaining chemical-free environment. Both droplet velocity and diameter distributions were measured by Phase Doppler Anemometer (PDA). Resist stripping was observed with a high-speed video camera and the fringes of the removed resist region were observed with a digital microscope. Mechanism of this resist stripping process is discussed.


Author(s):  
Atsushi Teramoto ◽  
Takayuki Murakoshi ◽  
Masatoshi Tsuzaka ◽  
Hiroshi Fujita

The high density LSI packages such as BGA is being utilized in the car electronics and communications infrastructure products. These products require a high-speed and reliable inspection technique for their solder joints. In this paper, an automated X-ray inspection system for BGA mounted substrate based on oblique computed tomography are proposed. Automated inspection consisted of OCT capturing, position adjustment, bump extraction, character extraction and judgment. Five characteristic features related to the bump shape are introduced. And by combining the characteristic features using artificial neural network, the condition of solder bump was judged. In the experiments, these techniques were evaluated using actual BGA mounted substrate. As a result, the correct rate of judgment reached 99.7%, which shows the clear evidence that proposed techniques may be useful in the practice.


Sign in / Sign up

Export Citation Format

Share Document