Growth of 4H-SiC Epitaxial Layer through Optimization of Buffer Layer

2018 ◽  
Vol 924 ◽  
pp. 84-87 ◽  
Author(s):  
Nicolò Piluso ◽  
Andrea Severino ◽  
Ruggero Anzalone ◽  
Maria Ausilia di Stefano ◽  
Enzo Fontana ◽  
...  

In this work the deposition of buffer layer has been studied in order to increase the quality of the epitaxial layer and improve the performance of device. The comparison between two different thicknesses of buffer layer reveals a decrease of crystallographic defects and an improvement of electrical parameters of MOSFET device as leakage current and breakdown voltage.

2004 ◽  
Vol 266 (4) ◽  
pp. 505-510 ◽  
Author(s):  
J.F. Yan ◽  
Y.M. Lu ◽  
Y.C. Liu ◽  
H.W. Liang ◽  
B.H. Li ◽  
...  

2018 ◽  
Vol 35 (4) ◽  
pp. 189-196 ◽  
Author(s):  
Prashant Singh ◽  
Rajesh Kumar Jha ◽  
Rajat Kumar Singh ◽  
B.R. Singh

Purpose Development of (1T-type) ferroelectric random access memory (FeRAM) has most actively progressed since 1995 and motivated by the physical limits and technological drawbacks of the flash memory. 1T-type FeRAM implements ferroelectric layer at the field effect transistor (FET) gate. During the course of the investigation, it was very difficult to form a thermodynamically stable ferroelectric-semiconductor interface at the FET gate, leading to the introduction of one insulating buffer layer between the ferroelectric and the silicon substrate to overcome this problem. In this study, Al2O3 a high-k buffer layer deposited by plasma enhanced atomic layer deposition (PEALD) is sandwiched between the ferroelectric layer and silicon substrate. Design/methodology/approach Ferroelectric/high-k gate stack were fabricated on the silicon substrate and pt electrode. Structural characteristics of the ferroelectric (PZT) and high-k (Al2O3) thin film deposited by RF sputtering and PEALD, respectively, were optimized and investigated for different process parameters. Metal/PZT/Metal, Metal/PZT/Silicon, Metal/PZT/Al2O3/Silicon structures were fabricated and electrically characterized to obtain the memory window, leakage current, hysteresis, PUND, endurance and breakdown characteristics. Findings XRD pattern shows the ferroelectric perovskite thin Pb[Zr0.35Ti0.65]O3 film with (101) tetragonal orientation deposited by sputtering and PEALD Al2O3 with (312) orientation showing amorphous nature. Multiple angle analysis shows that the refractive index of PZT varies from 2.248 to 2.569, and PEALD Al2O3 varies from 1.6560 to 1.6957 with post-deposition annealing temperature. Increase in memory window from 2.3 to 8.4 V for the Metal-Ferroelectric-Silicon (MFS) and Metal-Ferroelectric-Insulator-Semiconductor (MFIS) structure has been observed at the annealing temperature of 500°C. MFIS structure with 10 nm buffer layer shows excellent endurance of 3 × 109 read-write cycles and the breakdown voltage of 33 V. Originality/value This paper shows the feature, principle and improvement in the electrical properties of the fabricated gate stack for 1T-type nonvolatile FeFET. The insulating buffer layer sandwiched between ferroelectric and silicon substrate acts as a barrier to ferroelectric–silicon interdiffusion improves the leakage current, memory window, endurance and breakdown voltage. This is perhaps the first time that the combination of sputtered PZT on the PEALD Al2O3 layer is being reported.


2000 ◽  
Vol 640 ◽  
Author(s):  
Shigehiro Nishino ◽  
Yasuichi Masuda ◽  
Satoru Ohshima ◽  
Chacko Jacob

ABSTRACTWe have grown epitaxial layer introducing buffer layer using N2 doping on 6H-SiC (1120) and (1100) substrate. The improvement of morphology could be obtained for (1120) and (1100) epilayers. Morphologies of (1120) epilayers were independent on off-orientations, Morphologies of (1100) epilayers were very sensitive to the off-orientations. The quality of epilayer, and impurity incorporation for a-plane were very influenced by the surface treatment before CVD growth compared to (0001) epilayers.


2021 ◽  
pp. 2141010
Author(s):  
Cheng Che Lee ◽  
Hsin Jung Lee ◽  
Hsin Che Lee ◽  
Wei Yu Lee ◽  
Wei Ching Chuang

In this paper, AlGaN/GaN HEMTs with an AlN buffer layer were fabricated. Analyses on the crystal quality of the GaN epitaxial layer by Raman spectroscopy have been purposed. By introducing an AlN layer on sapphire substrate, the maximum drain current of the HEMT increased from 481 mA/mm to 522 mA/mm at [Formula: see text] V. Subthreshold slope was reduced from 638.3 mV/decade to 240.9 mV/decade and the electron mobility increased from 1109 cm2 V[Formula: see text]s[Formula: see text] to 1781 cm2 V[Formula: see text]s[Formula: see text]. These results showed that using an AlN buffer layer can improve the crystal quality of the GaN epitaxial layer, thus optimize the device performances of the GaN-based HEMTs.


1993 ◽  
Vol 302 ◽  
Author(s):  
Yoshimaro Fujii ◽  
Akira Usami ◽  
Keisuke Kaneko ◽  
Takao Wada

ABSTRACTFor the high quality Si Photodetector, the high resistivity epitaxial wafer using the low resistivity substrate were studied. The buffer layer was introduced in the interface, and it was very effective on the crystal quality of the epitaxial layer. Recombination lifetime in the epitaxial layer became very uniform and long even in the interface region which was confirmed by measuring the lifetime depth profiles. Then Si PIN Photodiode was fabricated on the above high quality epitaxial wafer and its optoelectric characteristics was evaluated.


2020 ◽  
pp. 89-96
Author(s):  
Sergei S. Kapitonov ◽  
Alexei S. Vinokurov ◽  
Sergei V. Prytkov ◽  
Sergei Yu. Grigorovich ◽  
Anastasia V. Kapitonova ◽  
...  

The article describes the results of comprehensive study aiming at increase of quality of LED luminaires and definition of the nature of changes in their correlated colour temperature (CCT) in the course of operation. Dependences of CCT of LED luminaires with remote and close location of phosphor for 10 thousand hours of operation in different electric modes were obtained; the results of comparison between the initial and final radiation spectra of the luminaires are presented; using mathematical statistics methods, variation of luminaire CCT over the service period claimed by the manufacturer is forecast; the least favourable electric operation modes with the highest CCT variation observed are defined. The obtained results have confirmed availability of the problem of variation of CCT of LED luminaires during their operation. Possible way of its resolution is application of more qualitative and therefore expensive LEDs with close proximity of phosphor or LEDs with remote phosphor. The article may be interesting both for manufacturers and consumers of LED light sources and lighting devices using them.


Nanomaterials ◽  
2021 ◽  
Vol 11 (4) ◽  
pp. 928
Author(s):  
Yong Du ◽  
Zhenzhen Kong ◽  
Muhammet Toprak ◽  
Guilei Wang ◽  
Yuanhao Miao ◽  
...  

This work presents the growth of high-quality Ge epilayers on Si (001) substrates using a reduced pressure chemical vapor deposition (RPCVD) chamber. Based on the initial nucleation, a low temperature high temperature (LT-HT) two-step approach, we systematically investigate the nucleation time and surface topography, influence of a LT-Ge buffer layer thickness, a HT-Ge growth temperature, layer thickness, and high temperature thermal treatment on the morphological and crystalline quality of the Ge epilayers. It is also a unique study in the initial growth of Ge epitaxy; the start point of the experiments includes Stranski–Krastanov mode in which the Ge wet layer is initially formed and later the growth is developed to form nuclides. Afterwards, a two-dimensional Ge layer is formed from the coalescing of the nuclides. The evolution of the strain from the beginning stage of the growth up to the full Ge layer has been investigated. Material characterization results show that Ge epilayer with 400 nm LT-Ge buffer layer features at least the root mean square (RMS) value and it’s threading dislocation density (TDD) decreases by a factor of 2. In view of the 400 nm LT-Ge buffer layer, the 1000 nm Ge epilayer with HT-Ge growth temperature of 650 °C showed the best material quality, which is conducive to the merging of the crystals into a connected structure eventually forming a continuous and two-dimensional film. After increasing the thickness of Ge layer from 900 nm to 2000 nm, Ge surface roughness decreased first and then increased slowly (the RMS value for 1400 nm Ge layer was 0.81 nm). Finally, a high-temperature annealing process was carried out and high-quality Ge layer was obtained (TDD=2.78 × 107 cm−2). In addition, room temperature strong photoluminescence (PL) peak intensity and narrow full width at half maximum (11 meV) spectra further confirm the high crystalline quality of the Ge layer manufactured by this optimized process. This work highlights the inducing, increasing, and relaxing of the strain in the Ge buffer and the signature of the defect formation.


2007 ◽  
Vol 336-338 ◽  
pp. 680-683
Author(s):  
Jing Nan Cai ◽  
Yuan Hua Lin ◽  
Rong Juan Zhao ◽  
Ce Wen Nan ◽  
Jin Liang He

ZnO-Pr6O11-Dy2O3-based varistor ceramics doped with 0~1.5 mol% La2O3 were fabricated by a conventional ceramic method. All the samples were sintered at 1350 oCfor 2 h. The phase composition and microstructure of the ceramic samples have been investigated by XRD, SEM and EDS. The results of SEM micrographs indicated that the La2O3 additives can promote ZnO grain’s growth, and the rare earth elements dispersed mainly in the intergranular phase observed by EDS. The electrical properties of the samples determined by the V-I curves revealed that the breakdown voltage of samples decreases from 508 V/mm to about 100 V/mm with the increase of La2O3, and the nonlinear exponent also decreases from 20.2 to 13.2. The typical leakage current is about 10.2 μA for the sample doped with 0.5 mol% La2O3.


1987 ◽  
Vol 105 ◽  
Author(s):  
E. C. Frey ◽  
N. R. Parikh ◽  
M. L. Swanson ◽  
M. Z. Numan ◽  
W. K. Chu

AbstractWe have studied oxidation of various Si samples including: Ge implanted Si, CVD and MBE grown Si(0.4–4% Ge) alloys, and MBE grown Si-Si(Ge) superlattices. The samples were oxidized in pyrogenic steam (800–1000°C, atmospheric pressure) and at low temperature and high pressure (740°C, 205 atm of dry O2). The oxidized samples were analyzed with RBS/channeling and ellipsometry.An enhanced oxidation rate was seen for all Ge doped samples, compared with rates for pure Si. The magnitude of the enhancement increased with decreasing oxidation temperature. For steam oxidations the Ge was segregated from the oxide and formed an epitaxial layer at the Si-SiO2 interface; the quality of the epitaxy was highest for the highest oxidation temperatures. For high pressure oxidation the Ge was trapped in the oxide and the greatest enhancement in oxidation rate (>100%) was observed.


Sign in / Sign up

Export Citation Format

Share Document