A 2.5D Heterogeneous Integration Demonstration for High Performance RF Application using High-Resistivity Through Si Interposer (TSI)

Author(s):  
Woon Leng Loh ◽  
Lim Teck Guan ◽  
K.-J. Chui
Micromachines ◽  
2021 ◽  
Vol 12 (2) ◽  
pp. 169
Author(s):  
Mengcheng Wang ◽  
Shenglin Ma ◽  
Yufeng Jin ◽  
Wei Wang ◽  
Jing Chen ◽  
...  

Through Silicon Via (TSV) technology is capable meeting effective, compact, high density, high integration, and high-performance requirements. In high-frequency applications, with the rapid development of 5G and millimeter-wave radar, the TSV interposer will become a competitive choice for radio frequency system-in-package (RF SIP) substrates. This paper presents a redundant TSV interconnect design for high resistivity Si interposers for millimeter-wave applications. To verify its feasibility, a set of test structures capable of working at millimeter waves are designed, which are composed of three pieces of CPW (coplanar waveguide) lines connected by single TSV, dual redundant TSV, and quad redundant TSV interconnects. First, HFSS software is used for modeling and simulation, then, a modified equivalent circuit model is established to analysis the effect of the redundant TSVs on the high-frequency transmission performance to solidify the HFSS based simulation. At the same time, a failure simulation was carried out and results prove that redundant TSV can still work normally at 44 GHz frequency when failure occurs. Using the developed TSV process, the sample is then fabricated and tested. Using L-2L de-embedding method to extract S-parameters of the TSV interconnection. The insertion loss of dual and quad redundant TSVs are 0.19 dB and 0.46 dB at 40 GHz, respectively.


1998 ◽  
Author(s):  
Richard J. Stover ◽  
Mingzhi Wei ◽  
Y. Lee ◽  
David K. Gilmore ◽  
Steven E. Holland ◽  
...  

2019 ◽  
Vol 9 (1) ◽  
Author(s):  
Jiaqi Zhang ◽  
Yichang Wu ◽  
Zhe Li ◽  
Yachao Zhang ◽  
Yue Peng ◽  
...  

Abstract A high-performance transfer printing method using a new soluble tape which can be dissolved in acetone is proposed to be used in heterogeneous integration. Si inks array was transferred from SOI wafers onto various substrates without adhesion promoter by this new method which we refer to as the acetone soluble tape (AST) method to compare with other transfer printing methods by using thermal release tape (TRT), water soluble tape (WST) and polydimethylsiloxane (PDMS). By using the AST method, the transfer printing process does not involve interface contention between stamp/inks and inks/receiver substrate so that it maximizes the transfer printing efficiency. Experimental results present the AST method has good performances, and various alien substrates, even curvilinear surfaces, can be selected as receiver substrates by the AST method. To examine the quality of the transferred Si inks, the Si TFTs were fabricated by using the Si membrane transferred by the AST method on sapphire substrate and the devices show the good performance. All the results confirm that the AST method is an effective method in heterogeneous integration.


Micromachines ◽  
2021 ◽  
Vol 12 (12) ◽  
pp. 1553
Author(s):  
Zhong Fang ◽  
Yong He ◽  
Zhequan Chen ◽  
Yunlei Shi ◽  
Junjie Jiao ◽  
...  

The micro-bolometer is important in the field of infrared imaging, although improvements in its performance have been limited by traditional materials. SiGe/Si multi-quantum-well materials (SiGe/Si MQWs) are novelty thermal-sensitive materials with a significantly high TCR and a comparably low 1/f noise. The application of such high-performance monocrystalline films in a micro-bolometer has been limited by film integration technology. This paper reports a SiGe/Si MQWs micro-bolometer fabrication with heterogeneous integration. The integration with the SiGe/Si MQWs handle wafer and dummy read-out circuit wafer was achieved based on adhesive wafer bonding. The SiGe/Si MQWs infrared-absorption structure and thermal bridge were calculated and designed. The SiGe/Si MQWs wafer and a 320 × 240 micro-bolometer array of 40 µm pitch L-type pixels were fabricated. The test results for the average absorption efficiency were more than 90% at the wavelength of 8–14 µm. The test pixel was measured to have a thermal capacity of 1.043 × 10−9 J/K, a thermal conductivity of 1.645 × 10−7 W/K, and a thermal time constant of 7.25 ms. Furthermore, the total TCR value of the text pixel was measured as 2.91%/K with a bias voltage of 0.3 V. The SiGe/Si MQWs micro-bolometer can be widely applied in commercial fields, especially in early medical diagnosis and biological detection.


2020 ◽  
Vol 70 (339) ◽  
pp. 221
Author(s):  
E. Reyes ◽  
J. Massana ◽  
F. Alonso ◽  
N. León ◽  
A. Moragues

In this paper, the influence of additions of nanosilica (nSi) and microsilica (mSi) on the behav­iour of binary and ternary mixtures in chloride environments is studied. The main objective is to obtain high-performance self-compacting concrete (HPSCC) with a high durability which can meet specific demands in such aggressive environments. Ten blends were manufactured using Portland cement (CEM I 52.5 R) and additions of nSi and mSi in binary and ternary mixtures. The results of three tests frequently used to evaluate resistance to chloride penetration– electrical resistivity, migration and chloride diffusion –were studied and compared. Both binary and ternary mixtures presented significant improvements in chloride resistance, generally in proportion to the total content of the addition. In all the ternary mixtures, high resistivity is obtained, which indicates that such mixtures have a notably low chloride penetrability. Furthermore, these mixtures provided extremely low chloride diffusion coefficients even at small addition ratios.


2015 ◽  
Vol 2015 (DPC) ◽  
pp. 000939-000957
Author(s):  
Florian Herrault ◽  
M. Yajima ◽  
M. Chen ◽  
C. McGuire ◽  
A. Margomenos

Advances in 2.5D and 3D integration technologies are enabling ultra-compact multi-chip modules. In this abstract, we present the design, fabrication, and experimental characterization of RF inductors microfabricated inside deep silicon recesses. Because silicon is often used as a substrate of packaging material for 3D integration and microelectromechanical systems (MEMS), developing microfabrication technologies to embed passive components in the unused volume of the silicon package is a promising approach to realize ultra-compact RF subsystems. Inductors and capacitors are critical in dc-bias circuits for MMICs in order to suppress low-frequency oscillations. Because it is particularly important to have these passive components as close to the MMIC as possible with minimum interconnection parasitics, silicon-embedded passives are an attractive solution. Further, silicon-embedded passives can potentially reduce the overall volume of RF subsystems when compared to modules using discrete passives. Although inductors inside the volume of silicon wafers have previously been reported, they typically operated in the 1–200 MHz frequency range, mostly featuring inductors with wide (50–100 μm) conductors and wide (50–100 μm) interconductor gaps due to fabrication limitations. We first explored process limitations to fabricate structural and electrical features inside 75 to 100-μm-deep silicon cavities. The cavities were etched into the silicon using deep reactive ion etching. Inside these recesses, we demonstrated the fabrication of thin (0.2 μm) and thick (5 μm) gold patterns with 3 μm resolution using lift-off and electroplating processes, respectively. The lift-off process used an image reversal technique, and the plated gold conductors were fabricated through a 6.5-μm-thick photoresist mold. The feature sizes ranged from 3 to 50 μm. For photoresist exposure, an i-line Canon stepper was utilized, and configured specifically to focus at the bottom of the cavities, a key process requirement to achieve high-resolution features. These microfabrication results enabled the design of high-performance RF inductors, which will be discussed in the next section. In addition, we demonstrated the fabrication of 30-μm-deep 3-μm-diameter silicon-etched features inside these cavities, a stepping stone towards achieving high-capacitance-density integrated trench capacitors embedded inside silicon cavities. The silicon-embedded RF inductors were microfabricated on 500-μm-thick high-resistivity (ρ > 20,000 Ω.cm) silicon wafers. First, 75-μm-deep cavities were etched using DRIE. Various two-port coplanar waveguide (CPW) inductor designs were microfabricated. The inductor microfabrication relied on sputtered titanium/gold seed layers, thick AZ4620 photoresist molds, and three 5-μm-thick electroplated gold layers stacked on top of each other to define the inductor conductor and connections. By using a combination of three electroplated layers, high-power-handling low-loss inductors were fabricated. Measurements were performed on a RF probe station, with on-wafer calibration structures. The losses associated with the CPW launchers were de-embedded prior to inductor measurements, and inductor quality factor greater than 40 was measured on various inductors with inductance of approximately 1 nH, and self-resonant frequency at 30 GHz. These results were in agreement with models performed using SONNET simulation package, and are comparable with than that of inductors fabricated on planar silicon wafers.


Sign in / Sign up

Export Citation Format

Share Document