Microwave Frequency Signal Propagation in Backside Focused Ion Beam (FIB) Fabricated Interconnects

Author(s):  
Jeremy A. Rowlette ◽  
M. DiBattista ◽  
Seth Fortuna ◽  
Richard H. Livengood

Abstract We present for the first time the results of a comprehensive study of the increase in propagation delay of multi-GHz digital signals due to backside FIB fabricated interconnects. Signal propagation delays were measured in 90nm CMOS technology circuits as a function of interconnect material properties and physical dimensions. We compare the empirical results of this study to SPICE calculations, which were based on an equivalent circuit element model of the interconnect. We show that the empirical data obtained in these experiments supports the validity of the equivalent electrical model for the frequency range typically encountered in modern microprocessor debug. Based on the results or our analysis, we comment on the future capability of backside FIB circuit edit (CE) interconnection technology as it pertains to the debug of flip-chip packaged IC’s operating at multi-GHz frequency.

Author(s):  
Steven B. Herschbein ◽  
Hyoung H. Kang ◽  
Scott L. Jansen ◽  
Andrew S. Dalton

Abstract Test engineers and failure analyst familiar with random access memory arrays have probably encountered the frustration of dealing with address descrambling. The resulting nonsequential internal bit cell counting scheme often means that the location of the failing cell under investigation is nowhere near where it is expected to be. A logical to physical algorithm for decoding the standard library block might have been provided with the design, but is it still correct now that the array has been halved and inverted to fit the available space in a new processor chip? Off-line labs have traditionally been tasked with array layout verification. In the past, hard and soft failures could be induced on the frontside of finished product, then bitmapped to see if the sites were in agreement. As density tightened, flip-chip FIB techniques to induce a pattern of hard fails on packaged devices came into practice. While the backside FIB edit method is effective, it is complex and expensive. The installation of an in-line Dual Beam FIB created new opportunities to move FA tasks out of the lab and into the FAB. Using a new edit procedure, selected wafers have an extensive pattern of defects 'written' directly into the memory array at an early process level. Bitmapping of the RAM blocks upon wafer completion is then used to verify correlation between the physical damaged cells and the logical sites called out in the test results. This early feedback in-line methodology has worked so well that it has almost entirely displaced the complex laboratory procedure of backside FIB memory array descramble verification.


2021 ◽  
Vol 7 (2) ◽  
pp. 28
Author(s):  
Hamza Cansever ◽  
Jürgen Lindner

The phenomenon of magnetic resonance and its detection via microwave spectroscopy provide insight into the magnetization dynamics of bulk or thin film materials. This allows for direct access to fundamental properties, such as the effective magnetization, g-factor, magnetic anisotropy, and the various damping (relaxation) channels that govern the decay of magnetic excitations. Cavity-based and broadband ferromagnetic resonance techniques that detect the microwave absorption of spin systems require a minimum magnetic volume to obtain a sufficient signal-to-noise ratio (S/N). Therefore, conventional techniques typically do not offer the sensitivity to detect individual micro- or nanostructures. A solution to this sensitivity problem is the so-called planar microresonator, which is able to detect even the small absorption signals of magnetic nanostructures, including spin-wave or edge resonance modes. As an example, we describe the microresonator-based detection of spin-wave modes within microscopic strips of ferromagnetic A2 Fe60Al40 that are imprinted into a paramagnetic B2 Fe60Al40-matrix via focused ion-beam irradiation. While microresonators operate at a fixed microwave frequency, a reliable quantification of the key magnetic parameters like the g-factor or spin relaxation times requires investigations within a broad range of frequencies. Furthermore, we introduce and describe the step from microresonators towards a broadband microantenna approach. Broadband magnetic resonance experiments on single nanostructured magnetic objects in a frequency range of 2–18 GHz are demonstrated. The broadband approach has been employed to explore the influence of lateral structuring on the magnetization dynamics of a Permalloy (Ni80Fe20) microstrip.


2019 ◽  
Vol 43 (4) ◽  
pp. 443-453
Author(s):  
Stephen M. Handrigan ◽  
Sam Nakhla

An investigation to determine the effect of porosity concentration and location on elastic modulus is performed. Due to advancements in testing methods, the manufacturing and testing of microbeams to obtain mechanical response is possible through the use of focused ion beam technology. Meanwhile, rigorous analysis is required to enable accurate extraction of the elastic modulus from test data. First, a one-dimensional investigation with beam theory, Euler–Bernoulli and Timoshenko, was performed to estimate the modulus based on load-deflection curve. Second, a three-dimensional finite element (FE) model in Abaqus was developed to identify the effect of porosity concentration. Furthermore, the current work provided an accurate procedure to enable accurate extraction of the elastic modulus from load-deflection data. The use of macromodels such as beam theory and three-dimensional FE model enabled enhanced understanding of the effect of porosity on modulus.


2013 ◽  
Vol 22 (08) ◽  
pp. 1350068
Author(s):  
XINSHENG WANG ◽  
YIZHE HU ◽  
LIANG HAN ◽  
JINGHU LI ◽  
CHENXU WANG ◽  
...  

Process and supply variations all have a large influence on current-mode signaling (CMS) circuits, limiting their application on the fields of high-speed low power communication over long on-chip interconnects. A variation-insensitive CMS scheme (CMS-Bias) was offered, employing a particular bias circuit to compensate the effects of variations, and was robust enough against inter-die and intra-die variations. In this paper, we studied in detail the principle of variation tolerance of the CMS circuit and proposed a more suitable bias circuit for it. The CMS-Bias with the proposed bias circuit (CMS-Proposed) can acquire the same variation tolerance but consume less energy, compared with CMS-Bias with the original bias circuit (CMS-Original). Both the CMS schemes were fabricated in 180 nm CMOS technology. Simulation and measured results indicate that the two CMS interconnect circuits have the similar signal propagation delay when driving signal over a 10 mm line, but the CMS-Proposed offers about 9% reduction in energy/bit and 7.2% reduction in energy-delay-product (EDP) over the CMS-Original. Simulation results show that the two CMS schemes only change about 5% in delay when suffering intra-die variations, and have the same robustness against inter-die variations. Both simulation and measurements all show that the proposed bias circuits, employing self-biasing structure, contribute to robustness against supply variations to some extent. Jitter analysis presents the two CMS schemes have the same noise performance.


Author(s):  
Yuanjing (Jane) Li ◽  
Steven Scott ◽  
Howard Lee Marks

Abstract This paper presents a backside chip-level physical analysis methodology using backside de-processing techniques in combination with optimized Scanning Electron Microscopic (SEM) imaging technique and Focused Ion Beam (FIB) cross sectioning to locate and analyze defects and faults in failing IC devices. The case studies illustrate the applications of the method for 28nm flip chip bulk Si CMOS devices and demonstrate how it is used in providing insight into the fab process and design for process and yield improvements. The methods are expected to play an even more important role during 20-nm process development and yield-ramping.


Author(s):  
Jane Y. Li ◽  
Chuan Zhang ◽  
John Aguada ◽  
Christopher Nemirow ◽  
Howard Marks

Abstract This paper demonstrates a methodology for chip level defect localization that allows complex logic nets to be approached from multiple perspectives during failure analysis of modern flip-chip CMOS IC devices. By combining chip backside deprocessing with site-specific plasma Focused Ion Beam (pFIB) low angle milling, the area of interest in a failure IC device is made accessible from any direction for nanoprobing and Electron Beam Absorbed Current (EBAC) analysis. This methodology allows subtle defects to be more accurately localized and analyzed for thorough root-cause understanding.


Author(s):  
Tejpal K. Hooghan ◽  
Kultaransingh Hooghan ◽  
Sho Nakahara ◽  
Robert K. Wolf ◽  
Robert W. Privette ◽  
...  

Abstract This paper describes a new diagnostic technique for analyzing microstructural changes occurring to flip chip joints after accelerated thermal tests. Flip chip reliability was assessed at high temperatures, with and without the application of electrical bias. A combination of standard metallurgical polishing techniques and the use of a focused ion beam (FIB) lift out technique was employed to make site-specific samples for transmission electron microscopy (TEM) cross-sections. We studied evaporated 95Pb/5Sn bumps, on sputtered Cr/CrCu/Cu/Au as the under bump metallization (UBM). Thermally stressed samples were tested for electrical continuity and evaluated using 50 MHz C-mode scanning acoustic microscopy (C-SAM). Failed samples were crosssectioned and large voids at the UBM were observed optically. TEM specimens taken from the predefined UBM region of degraded flip chip devices provided critical microstructural information, which led to a better understanding of a cause of degradation occurring in the flip chip joints.


Author(s):  
Scott Silverman ◽  
Richard Aucoin ◽  
Daniel Ehrlich ◽  
Kenneth Nill

Abstract Laser microchemical etching systems provide enhanced through-wafer IR viewing and provide access for focused ion beam (FIB) tools and e-beam testers on flip-chip packaged die [1]. In demanding applications, laser etching is directed at rates of 100,000 cubic micrometers per second and must be stopped within 10 to 15 micrometers (thickness remaining) of the active flip-chip circuit. In cases where the initial die thickness is known, the laser process is sufficiently reproducible and system depth of focus is sufficiently narrow to place the laseretched floor within an accuracy of about plus or minus 5 micrometers relative to the initial surface of the die. However, greater accuracy is often desired to minimize FIB etch time. In addition, the laser step is often proceeded by a mechanical thinning operation on the die. This mechanical process introduces an uncertainty in initial part thickness, as well as part wedge and bowing. In this paper we describe an optical beam induced current (OBIC) method for accurate closed-loop endpointing with direct reference to the active device surface on the flipped die. The method relies on an exponentially increasing current that is induced by the laser as the device is thinned. Because of the strong absorption of the silicon bulk at visible wavelengths, the signal is sensitive to submicrometer thickness changes and, hence, may be used to stop the laser etching process with high accuracy at the desired 10 to 15 micrometer distance from the active circuit. The new technique has been studied on commercially available devices and shown to be insensitive to localized device junction density. Hence, endpointing is not highly dependent on the circuit design or exact placement of circuit elements. We outline the substrate and circuit properties that are most relevant to accurate implementation of the technique. The laser-etch process dependency of the OBIC signal has also been characterized. Simple high-speed closed loop electronics have been developed in order to apply the method for in situ endpointing New failure analysis/circuit debug techniques, including spectroscopic photoemission and picosecond time-resolved methods rely on observation of weak optical signals through the wafer. These would optimally be viewed though a remaining silicon thickness of a few micrometers or less. The limits of the OBIC endpointing method have been explored for the high-speed preparation of ultra thin local viewing windows in support of these new techniques.


Author(s):  
Raymond Lee ◽  
Nicholas Antoniou

Abstract The increasing use of flip-chip packaging is challenging the ability of conventional Focused Ion Beam (FIB) systems to perform even the most basic device modification and debug work. The inability to access the front side of the circuit has severely reduced the usefulness of tradhional micro-surgery. Advancements in FIB technology and its application now allow access to the circuitry from the backside through the bulk silicon. In order to overcome the problem of imaging through thick silicon, a microscope with Infra Red (IR) capability has been integrated into the FIB system. Navigation can now be achieved using the IR microscope in conjunction with CAD. The integration of a laser interferometer stage enables blind navigation and milling with sub-micron accuracy. To optimize the process, some sample preparation is recommended. Thinning the sample to a thickness of about 100 µm to 200 µm is ideal. Once the sample is thinned, it is then dated in the FIB and the area of interest is identified using the IR microscope. A large hole is milled using the FIB to remove most of the silicon covering the area of interest. At this point the application is very similar to more traditional FIB usage since there is a small amount of silicon to be removed in order to expose a node, cut it or reconnect it. The main differences from front-side applications are that the material being milled is conductive silicon (instead of dielectric) and its feature-less and therefore invisible to a scanned ion beam. In this paper we discuss in detail the method of back-side micro-surgery and its eflkcton device performance. Failure Analysis (FA) is another area that has been severely limited by flip-chip packaging. Localized thinning of the bulk silicon using FIB technology oflkrs access to diagnosing fdures in flip-chip assembled parts.


Sign in / Sign up

Export Citation Format

Share Document